Product Summary

The EPC16QC100 is an enhanced configuration device. The Altera enhanced configuration device is a single-device, high-speed, advanced configuration solution for very high-density FPGAs. The core of an enhanced configuration device is divided into two major blocks, a configuration controller and a flash memory. The flash memory of the EPC16QC100 is used to store configuration data for systems made up of one or more Altera FPGAs. Unused portions of the flash memory can be used to store processor code or data that can be accessed via the external flash interface after FPGA configuration is complete.

Parametrics

EPC16QC100 absolute maximum ratings: (1)VCC Supply voltage With respect to ground: -0.5V to 4.6 V; (2)VI DC input voltage With respect to ground: -0.5V to 3.6 V; (3)IMAX DC VCC or ground current: 100 mA; (4)IOUT DC output current, per pin: -25mA to 25 mA; (5)PD Power dissipation: 360 mW; (6)TSTG Storage temperature No bias: -65℃ to 150℃; (7)TAMB Ambient temperature Under bias: -65℃ to 135℃; (8)TJ Junction temperature Under bias: 135℃.

Features

EPC16QC100 features: (1)Enhanced configuration devices include EPC4, EPC8, and EPC16 devices; (2)Single-chip configuration solution for Stratix series, Cyclone series, APEXII, APEX 20K (including APEX 20K, APEX 20KC, and APEX 20KE), Mercury ACEX1K, and FLEX10K (FLEX 10KE and FLEX 10KA) devices; (3)Contains 4-, 8-, and 16-Mbit flash memories for configuration data storage; (4)On-chip decompression feature almost doubles the effective; (5)configuration density; (6)Standard flash die and a controller die combined into single stacked chip package; (7)External flash interface supports parallel programming of flash and external processor access to unused portions of memory; (8)Flash memory block/sector protection capability via external; (9)flash interface; (10)Supported in EPC16 and EPC4 devices; (11)Page mode support for remote and local reconfiguration with up to eight configurations for the entire system; (12)Compatible with Stratix series Remote System Configuration feature; (13)Supports byte-wide configuration mode fast passive parallel (FPP); 8-bit data output per DCLK cycle; (14)Supports true n-bit concurrent configuration (n = 1, 2, 4, and 8) of Altera FPGAs; (15)Pin-selectable 2-ms or 100-ms power-on reset (POR) time; (16)Configuration clock supports programmable input source and frequency synthesis; (17)Multiple configuration clock sources supported (internal oscillator and external clock input pin); (18)External clock source with frequencies up to 133 MHz; (19)Internal oscillator defaults to 10 MHz; Programmable for higher; (20)frequencies of 33, 50, and 66 MHz; (21)Clock synthesis supported via user programmable divide counter; (22)Available in the 100-pin plastic quad flat pack (PQFP) and the 88-pin Ultra FineLine BGA packages; (23)Vertical migration between all devices supported in the 100-pin; (24)PQFP package; (25)Supply voltage of 3.3 V (core and I/O); (26)Hardware compliant with IEEE Std. 1532 in-system programmability (ISP) specification; (27)Supports ISP via Jam Standard Test and Programming Languag(STAPL); (28)Supports Joint Test Action Group (JTAG) boundary scan; (29)nINIT_CONF pin allows private JTAG instruction to initiate FPGA; (30)configuration; (31)Internal pull-up resistor on nINIT_CONF always enabled; (32)User programmable weak internal pull-up resistors on nCS and OE pins; (33)Internal weak pull-up resistors on external flash interface address and control lines, bus hold on data lines; (34)Standby mode with reduced power consumption.

Diagrams

EPC16QC100 block diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
EPC16QC100
EPC16QC100

Altera

IC CONFIG DEVICE 16MBIT 100-PQFP

Data Sheet

1-1: $35.40
EPC16QC100N
EPC16QC100N

Altera

IC CONFIG DEVICE 16MBIT 100-PQFP

Data Sheet

1-1: $35.40